### Computer System Architecture

DR. Howida Youssry

A Microoperation is an elementary operation performed with the data stored in registers.

Usually, it consist of the following 4 categories:

- Register transfer: transfer data from one register to another
- Arithmetic microoperation
- Logic microoperation
- Shift microoperation

| Symbolic designation                                                                                                                            | Description                                                                                                                                                                                                                                                                                      |
|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R3 ← R1 + R2<br>R3 ← R1 − R2<br>R2 ← $\overline{R2}$<br>R2 ← $\overline{R2}$ + 1<br>R3 ← R1 + $\overline{R2}$ + 1<br>R1 ← R1 + 1<br>R1 ← R1 − 1 | Contents of R1 plus R2 transferred to R3 Contents of R1 minus R2 transferred to R3 Complement the contents of R2 (1's complement) 2's Complement the contents of R2 (negate) R1 plus the 2's complement of R2 (subtract) Increment the contents of R1 by one Decrement the contents of R1 by one |

Multiplication and division are not basic arithmetic operations

**Multiplication**: R0 = R1 \* R2

**Division**: R0 = R1 / R2

 A single circuit does both arithmetic addition and subtraction depending on control signals.

- Arithmetic addition:
- R3 ← R1 + R2 (Here + is not logical OR. It denotes addition)

### Binary Adder

22/09/2021

- To implement add microoperation with a n-bit binary adder:
  - n full adders connected in cascade, with
  - the output carry from each full adder connected to the input carry of the next full adder in chain



- Arithmetic subtraction:
- R3  $\leftarrow$  R1 + R2' + 1
- where R2 is the 1's complement of R2.
- Adding 1 to the one's complement is equivalent to taking the 2's complement of R2 and adding it to R1.

### Binary Adder-Subtractor

■ M=0 → Adder

 $(B \oplus 0 = B \text{ and } C_0 = 0)$ 

■ M=1 → Subtractor

(B⊕1=B' and C<sub>0</sub>=1)



### **Binary Incrementor**



**4-bit Binary Incrementer** 

### BINARY ADDER-SUBTRACTOR

- M = 0: Note that B XOR 0 = B. This is exactly the same as the binary adder with carry in C0 = 0.
  - M = 1: Note that B XOR 1 = B (flip all B bits). The outputs of the XOR gates are thus the 1's complement of B.
  - M = 1 also provides a carry in 1. The entire operation is: A + B' + 1.

### Arithmetic Circuit

| <b>S1</b> | SO | Cin | Υ  | Output         | Microoperation       |
|-----------|----|-----|----|----------------|----------------------|
| 0         | 0  | 0   | В  | D = A + B      | Add                  |
| 0         | 0  | 1   | В  | D = A + B + 1  | Add with carry       |
| 0         | 1  | 0   | B' | D = A + B'     | Subtract with borrow |
| 0         | 1  | 1   | B' | D = A + B' + 1 | Subtract             |
| 1         | 0  | 0   | 0  | D = A          | Transfer A           |
| 1         | 0  | 1   | 0  | D = A + 1      | Increment A          |
| 1         | 1  | 0   | 1  | D = A - 1      | Decrement A          |
| 1         | 1  | 1   | 1  | D = A          | Transfer A           |





# **Logic Microoperations**

 Logic microoperations consider each bit of the register separately and treat them as binary variables

Manipulating the **bits** stored in a register

| Symbolic designation                                                                                              | Description                                                                                                                                  |
|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| $R0 \leftarrow \overline{R1}$ $R0 \leftarrow R1 \land R2$ $R0 \leftarrow R1 \lor R2$ $R0 \leftarrow R1 \oplus R2$ | Logical bitwise NOT (1's complement) Logical bitwise AND (clears bits) Logical bitwise OR (sets bits) Logical bitwise XOR (complements bits) |

# **Logic Microoperations**

 Logic microoperations consider each bit of the register separately and treat them as binary variables

$$P: R1 \leftarrow R1 \oplus R2$$
 1010

+ 1100 Content of R1 + 1100 Content of R2 0110 Content of R1 after P=1

### Special Symbols

- V Used for denote OR
- Used for denote AND

#### Example:



### More Logic Microoperation

| X | Υ | $F_0$ | F <sub>1</sub> | F <sub>2</sub> | $F_3$ | F <sub>4</sub> | <b>F</b> <sub>5</sub> | F <sub>6</sub> | F <sub>7</sub> | F <sub>8</sub> | F <sub>9</sub> | F <sub>10</sub> | F <sub>11</sub> | F <sub>12</sub> | F <sub>13</sub> | F <sub>14</sub> | F <sub>15</sub> |
|---|---|-------|----------------|----------------|-------|----------------|-----------------------|----------------|----------------|----------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| 0 | 0 | 0     | 0              | 0              | 0     | 0              | 0                     | 0              | 0              | 1              | 1              | 1               | 1               | 1               | 1               | 1               | 1               |
| 0 | 1 | 0     | 0              | 0              | 0     | 1              | 1                     | 1              | 1              | 0              | 0              | 0               | 0               | 1               | 1               | 1               | 1               |
| 1 | 0 | 0     | 0              | 1              | 1     | 0              | 0                     | 1              | 1              | 0              | 0              | 1               | 1               | 0               | 0               | 1               | 1               |
| 1 | 1 | 0     | 1              | 0              | 1     | 0              | 1                     | 0              | 1              | 0              | 1              | 0               | 1               | 0               | 1               | 0               | 1               |

TABLE 4-5. Truth Table for 16 Functions of Two Variables

| Boolean function                                            | Microopera                                                      | tion Name  |
|-------------------------------------------------------------|-----------------------------------------------------------------|------------|
| $\mathbf{F_0} = 0$                                          | $\mathbf{F} \leftarrow 0$                                       | Clear      |
| $\mathbf{F_1} = \mathbf{xy'}$ $\mathbf{F_2} = \mathbf{xy'}$ | $F \leftarrow A \land B$ $F \leftarrow A \land B$               | AND        |
| $\mathbf{F}_3 = \mathbf{x}$                                 | $\mathbf{F} \leftarrow \mathbf{A}$                              | Transfer A |
| $\mathbf{F_4} = \mathbf{x'y}$                               | $\mathbf{F} \leftarrow \overline{\mathbf{A}} \wedge \mathbf{B}$ |            |
| $\mathbf{F}_5 = \mathbf{y}$                                 | $\mathbf{F} \leftarrow \mathbf{B}$                              | Transfer B |
| $\mathbf{F_6} = \mathbf{x} \oplus \mathbf{y}$               | $\mathbf{F} \leftarrow \mathbf{A} \oplus \mathbf{B}$            | Ex-OR      |
| $\mathbf{F_7} = \mathbf{x} + \mathbf{y}$                    | $F \leftarrow A \lor B$                                         | OR         |



**TABLE 4-6. Sixteen Logic Microoperations** 

# HARDWARE IMPLEMENTATION OF LOGIC MICROOPERATIONS

- However, most systems only implement four of these
  - □ AND (∧), OR (∨), XOR (⊕), Complement/NOT
- The others can be created from combination of these



### Some Applications

- Logic microoperations are very useful for manipulating individual bits or a
  portion of a word stored in a register
- Used to change bit values, delete a group of bits, or insert new bit values

#### Selective-set $A \leftarrow A \lor B$

- The selective-set operation sets to 1 the bits in register A where there are
- corresponding 1's in register D. It does not effect bit positions that have 0's in B.
   1010 A before

1100 B(Logic Operand)

Selective-set

#### Selective-complement $A \leftarrow A \oplus B$

» The selective-complement operation complements bits in A where there are

corresponding 1's in B. It does not effect bit positions that have 0's in B

1010 A before 1100 B(Logic Operand) 0110 A After

Selective-complement

### Selective-clear $A \leftarrow A \wedge \overline{B}$

The selective-clear operation clears to 0 the bits in A only where there are corresponding 1's in B

1010 A before 1100 B(Logic Operand) 0010 A After

Selective-clear

#### Selective-mask $A \leftarrow A \land B$

The mask operation is similar to the selectiveclear operation except that the bits of A are cleared only where there are corresponding 0's in B

> 1010 A before 0011 B(Logic Operand) 0010 A After

Selective-mask

#### Insert

The insert operation inserts a new value into a group of bits

This is done by first masking the bits and then ORing them with the required value



 Clear

 0110
 A

 0110
 B

 0000
 A after clear

### Clear $A \leftarrow A \oplus B$

» The clear operation compares the words in A and B and produces an all 0's result if the two numbers are equal

# Logic Microoperations Hardware Implementation

- The hardware implementation of logic microoperations requires that logic gates be inserted for each bit or pair of bits in the registers to perform the required logic function
- Most computers use only four (AND, OR, XOR, and NOT) from which all others can be derived.

### Example

Extend the previous logic circuit to accommodate XNOR,
 NAND, NOR, and the complement of the second input.

| S2 | S1 | S0 | Output                  | Operation    | S1 ——<br>S0 ——    |      |
|----|----|----|-------------------------|--------------|-------------------|------|
| 0  | 0  | 0  | X ^ Y                   | AND          | Ai Bi 000 8x1 MUX | —— Е |
| 0  | 0  | 1  | X v Y                   | OR           | 001               | 2.   |
| 0  | 1  | 0  | X⊕Y                     | XOR          | 010               |      |
| 0  | 1  | 1  | A                       | Complement A | 0-100             |      |
| 1  | 0  | 0  | <b>(X ∧ Y)</b>          | NAND         | 0-101             |      |
| 1  | 0  | 1  | (X ∨ Y)                 | NOR          | 0-110             |      |
| 1  | 1  | 0  | ( <b>X</b> ⊕ <b>Y</b> ) | XNOR         |                   |      |
| 1  | 1  | 1  | В                       | Complement B |                   |      |

#### Homework 1

Design a multiplexer to select one of the 16 functions.

| <b>Boolean function</b>                          | Microopera                                                      | tion Name  |
|--------------------------------------------------|-----------------------------------------------------------------|------------|
| $\mathbf{F_0} = 0$                               | $F \leftarrow 0$                                                | Clear      |
| $\mathbf{F_1} = \mathbf{xy}$                     | $\mathbf{F} \leftarrow \mathbf{A} \wedge \mathbf{B}$            | AND        |
| $\mathbf{F}_2 = \mathbf{x}\mathbf{y}'$           | $\mathbf{F} \leftarrow \mathbf{A} \wedge \mathbf{B}^{T}$        |            |
| $\mathbf{F}_3 = \mathbf{x}$                      | $\mathbf{F} \leftarrow \mathbf{A}$                              | Transfer A |
| $\mathbf{F}_4 = \mathbf{x}^{\bullet} \mathbf{y}$ | $\mathbf{F} \leftarrow \overline{\mathbf{A}} \wedge \mathbf{B}$ |            |
| $\mathbf{F}_5 = \mathbf{y}$                      | $\mathbf{F} \leftarrow \mathbf{B}$                              | Transfer B |
| $\mathbf{F}_6 = \mathbf{x} \oplus \mathbf{y}$    | $\mathbf{F} \leftarrow \mathbf{A} \oplus \mathbf{B}$            | Ex-OR      |
| $\mathbf{F}_7 = \mathbf{x} + \mathbf{y}$         | $\mathbf{F} \leftarrow \mathbf{A} \mathbf{V} \mathbf{B}$        | OR         |
|                                                  |                                                                 |            |



**TABLE 4-6. Sixteen Logic Microoperations** 

### Shift Microoperations

- Shift Microoperations :
  - Shift microoperations are used for serial transfer of data
  - Three types of shift microoperation : Logical, Circular, and Arithmetic

# Shift Microoperations

| Symbolic designation                                                                                                                                                            | Description                                                                                                                                                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $R \leftarrow \text{shl } R$ $R \leftarrow \text{shr } R$ $R \leftarrow \text{cil } R$ $R \leftarrow \text{cir } R$ $R \leftarrow \text{ashl } R$ $R \leftarrow \text{ashr } R$ | Shift-left register R Shift-right register R Circular shift-left register R Circular shift-right register R Arithmetic shift-left R Arithmetic shift-right R |

TABLE 4-7. Shift Microoperations

# Logical Shift

- A logical shift transfers 0 through the serial input
- The bit transferred to the end position through the serial input is assumed to be 0 during a logical shift (*Zero inserted*)

### Logical Shift Example

1. Logical shift: Transfers 0 through the serial input.

```
R1 ← shl R1 Logical shift-left
```

R2 ← shr R2 Logical shift-right

(Example) Logical shift-left

10100011 →

01000110

(Example) Logical shift-right

10100011 →

01010001

### Circular Shift

 The circular shift circulates the bits of the register around the two ends without loss of information



## Circular Shift Example

```
Circular shift-left R1 \leftarrow cil R1
Circular shift-right R2 \leftarrow cir R2
```

(Example) Circular shift-left

10100011 is shifted to 01000111

(Example) Circular shift-right

10100011 is shifted to 11010001

### **Arithmetic Shift**

- An arithmetic shift shifts a signed binary number to the left or right
- An arithmetic shift-left multiplies a signed binary number by 2
- An arithmetic shift-right divides the number by 2
- In arithmetic shifts the sign bit receives a special treatment

# Arithmetic Shift Right

- Arithmetic right-shift: Rn-1 remains unchanged;
- Rn-2 receives Rn-1, Rn-3 receives Rn-2, so on.
- For a negative number, 1 is shifted from the sign bit to the right. A negative number is represented by the 2's complement. The sign bit remained unchanged.



# Arithmetic Shift Right

- Arithmetic Shift Right :
  - Example 1

$$0100 (4) \rightarrow 0010 (2)$$

Example 2

$$1010 (-6) \rightarrow 1101 (-3)$$

### **Arithmetic Shift Left**

The operation is same with Logic shift-left

The only difference is you need to check overflow problem (Check BEFORE the shift)



### **Arithmetic Shift Left**

- Arithmetic Shift Left :
  - Example 1

$$0010 (2) \rightarrow 0100 (4)$$

Example 2

$$1110 (-2) \rightarrow 1100 (-4)$$

### **Arithmetic Shift Left**

- Arithmetic Shift Left :
  - Example 3

```
0100 (4) \rightarrow 1000 (overflow)
```

Example 4

```
1010 (-6) \rightarrow 0100 (overflow)
```



| S | $H_3$ | $H_2$ | $H_1$ | $H_0$ |
|---|-------|-------|-------|-------|
| 0 | $I_R$ | $A_3$ | $A_2$ | $A_1$ |
| 1 | $A_2$ | $A_1$ | $A_0$ | $I_L$ |

- S=0, shift right
- S=1, shift left

Error in the book

# Example

example: 011011

```
SHL 110110
```

SHR 001101

CiL 110110

CiR 101101

**ASHL** Overflow

ASHR 001101

# Arithmetic Logic Shift Unit

One stage of arithmetic logic shift unit:



|                  | Operation select |       |       |              |                            |                         |
|------------------|------------------|-------|-------|--------------|----------------------------|-------------------------|
| $\overline{S_3}$ | $S_2$            | $S_1$ | $S_0$ | $C_{\rm in}$ | Operation                  | Function                |
| 0                | 0                | 0     | 0     | 0            | F = A                      | Transfer A              |
| 0                | 0                | 0     | 0     | 1            | F = A + 1                  | Increment A             |
| 0                | 0                | 0     | 1     | 0            | F = A + B                  | Addition                |
| 0                | 0                | 0     | 1     | 1            | F = A + B + 1              | Add with carry          |
| 0                | 0                | 1     | 0     | 0            | $F = A + \overline{B}$     | Subtract with borrow    |
| 0                | 0                | 1     | 0     | 1            | $F = A + \overline{B} + 1$ | Subtraction             |
| 0                | 0                | 1     | 1     | 0            | F = A - 1                  | Decrement A             |
| 0                | 0                | 1     | 1     | 1            | F = A                      | Transfer A              |
| 0                | 1                | 0     | 0     | X            | $F = A \wedge B$           | AND                     |
| 0                | 1                | 0     | 1     | X            | $F = A \vee B$             | OR                      |
| 0                | 1                | 1     | 0     | X            | $F = A \oplus B$           | XOR                     |
| 0                | 1                | 1     | 1     | X            | $F = \overline{A}$         | Complement A            |
| 1                | 0                | ×     | ×     | X            | $F = \operatorname{shr} A$ | Shift right A into F    |
| 1                | 1                | X     | ×     | X            | $F = \operatorname{shl} A$ | Shift left $A$ into $F$ |